## Features

- High-performance, Low-power AVR® 8-bit Microcontroller
- Advanced RISC Architecture
  - 131 Powerful Instructions Most Single-clock Cycle Execution
  - 32 x 8 General Purpose Working Registers
  - Fully Static Operation
  - Up to 16 MIPS Throughput at 16 MHz
  - On-chip 2-cycle Multiplier
- High Endurance Non-volatile Memory segments
  - 16K Bytes of In-System Self-programmable Flash program memory
  - 512 Bytes EEPROM
  - 1K Byte Internal SRAM
  - Write/Erase Cycles: 10,000 Flash/100,000 EEPROM
  - Data retention: 20 years at 85°C/100 years at 25°C<sup>(1)</sup>
  - Optional Boot Code Section with Independent Lock Bits
     In-System Programming by On-chip Boot Program
    - True Read-While-Write Operation
  - Programming Lock for Software Security
- JTAG (IEEE std. 1149.1 Compliant) Interface
  - Boundary-scan Capabilities According to the JTAG Standard
  - Extensive On-chip Debug Support
  - Programming of Flash, EEPROM, Fuses, and Lock Bits through the JTAG Interface
- Peripheral Features
  - Two 8-bit Timer/Counters with Separate Prescalers and Compare Modes
  - One 16-bit Timer/Counter with Separate Prescaler, Compare Mode, and Capture Mode
  - Real Time Counter with Separate Oscillator
  - Four PWM Channels
  - 8-channel, 10-bit ADC
    - 8 Single-ended Channels
    - 7 Differential Channels in TQFP Package Only
    - 2 Differential Channels with Programmable Gain at 1x, 10x, or 200x
  - Byte-oriented Two-wire Serial Interface
  - Programmable Serial USART
  - Master/Slave SPI Serial Interface
  - Programmable Watchdog Timer with Separate On-chip Oscillator
  - On-chip Analog Comparator
- Special Microcontroller Features
  - Power-on Reset and Programmable Brown-out Detection
  - Internal Calibrated RC Oscillator
  - External and Internal Interrupt Sources
  - Six Sleep Modes: Idle, ADC Noise Reduction, Power-save, Power-down, Standby and Extended Standby
- I/O and Packages
  - 32 Programmable I/O Lines
  - 40-pin PDIP, 44-lead TQFP, and 44-pad QFN/MLF
- Operating Voltages
  - 2.7 5.5V for ATmega16A
- Speed Grades
  - 0 16 MHz for ATmega16A
- Power Consumption @ 1 MHz, 3V, and 25°C for ATmega16A
  - Active: 0.6 mA
  - Idle Mode: 0.2 mA
  - Power-down Mode: < 1µA</p>



8-bit **AVR**<sup>®</sup> Microcontroller with 16K Bytes In-System Programmable Flash

# ATmega16A

# Summary



## 1. Pin Configurations

Figure 1-1.

Pinout ATmega16A

|                                                                                                                                                                                                                                                                                          | PDIP                                                                                                        |                                                                                                                                                                                                                                           |                                                                                                                                                                                                                                                              |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| (XCK/T0) PB0 [<br>(T1) PB1 [<br>(INT2/AIN0) PB2 [<br>(OC0/AIN1) PB3 [<br>(SS) PB4 [<br>(MOSI) PB5 [<br>(MISO) PB6 [<br>(SCK) PB7 [<br>RESET [<br>VCC ]<br>(SCK) PB7 [<br>RESET [<br>VCC ]<br>(INT0 PD1 [<br>(INT0) PD2 [<br>(INT1) PD3 [<br>(OC1B) PD4 [<br>(OC1A) PD5 [<br>(ICP1) PD6 [ | 1<br>2<br>3<br>4<br>5<br>6<br>7<br>8<br>9<br>10<br>11<br>12<br>13<br>14<br>15<br>16<br>17<br>18<br>19<br>20 | 40         39         38         37         36         35         34         33         32         31         30         29         28         27         26         27         26         27         26         23         22         21 | PA0 (ADC0)<br>PA1 (ADC1)<br>PA2 (ADC2)<br>PA3 (ADC3)<br>PA4 (ADC4)<br>PA5 (ADC5)<br>PA6 (ADC6)<br>PA7 (ADC7)<br>AREF<br>GND<br>AVCC<br>PC7 (TOSC2)<br>PC6 (TOSC1)<br>PC5 (TDI)<br>PC4 (TDO)<br>PC3 (TMS)<br>PC2 (TCK)<br>PC1 (SDA)<br>PC0 (SCL)<br>PD7 (OC2) |
| · /                                                                                                                                                                                                                                                                                      |                                                                                                             |                                                                                                                                                                                                                                           | ( )                                                                                                                                                                                                                                                          |

TQFP/QFN/MLF (SS) (AIN1/OC0) (AIN0/INT2) (T1) (XCK/T0) (ADC0) (ADC1) (ADC2) (ADC2) PB4 PB2 PB2 PB1 PB1 PB1 PB1 CND CND CND PP2 PA1 PA2 PA2 PA3 PA3  $\bullet \ {}^{44}{}_{43} {}^{42}{}_{41} {}^{40}{}_{39} {}^{38}{}_{37} {}^{36}{}_{35} {}^{34}$ (MOSI) PB5 1 33 PA4 (ADC4) \_ \_ \_ \_ \_ \_ \_ (MISO) PB6  $\neg$ 32 2 PA5 (ADC5) K) PB7 (SCK) PB7 Т Т 3 31 □ PA6 (ADC6) 1 4 30 □ PA7 (ADC7) 1 Т  $\begin{array}{c} VCC \ \square 5 \\ GND \ \square 6 \end{array}$ 29 □ AREF 1 28 GND Т XTAL2 7 27 AVCC Т XTAL1 8 Т 26 □ PC7 (TOSC2) (RXD) PD0 Т 9 PC6 (TOSC1) 25 Т (TXD) PD1 10 24 PC5 (TDI) \_ \_ \_ \_ \_ (INT0) PD2 PC4 (TDO) 23 11 12<sup>13</sup>14<sup>15</sup>16<sup>17</sup>18<sup>19</sup>20<sup>21</sup>22 (INT1) PD3 (OC1B) PD4 (OC1A) PD5 (ICP1) PD6 (OC2) PD7 (CC (CC) PD7 (SCL) PC0 (SDA) PC1 (TCK) PC2 (SDA) PC1 (TCK) PC2 (TCK) PC3 NOTE: (SCL) (SDA) (TCK) (TMS) Bottom pad should be soldered to ground.



## 2. Overview

The ATmega16A is a low-power CMOS 8-bit microcontroller based on the AVR enhanced RISC architecture. By executing powerful instructions in a single clock cycle, the ATmega16A achieves throughputs approaching 1 MIPS per MHz allowing the system designer to optimize power consumption versus processing speed.



### 2.1 Block Diagram





The AVR core combines a rich instruction set with 32 general purpose working registers. All the 32 registers are directly connected to the Arithmetic Logic Unit (ALU), allowing two independent registers to be accessed in one single instruction executed in one clock cycle. The resulting architecture is more code efficient while achieving throughputs up to ten times faster than conventional CISC microcontrollers.

The ATmega16A provides the following features: 16K bytes of In-System Programmable Flash Program memory with Read-While-Write capabilities, 512 bytes EEPROM, 1K byte SRAM, 32 general purpose I/O lines, 32 general purpose working registers, a JTAG interface for Boundaryscan, On-chip Debugging support and programming, three flexible Timer/Counters with compare modes, Internal and External Interrupts, a serial programmable USART, a byte oriented Two-wire Serial Interface, an 8-channel, 10-bit ADC with optional differential input stage with programmable gain (TQFP package only), a programmable Watchdog Timer with Internal Oscillator, an SPI serial port, and six software selectable power saving modes. The Idle mode stops the CPU while allowing the USART, Two-wire interface, A/D Converter, SRAM, Timer/Counters, SPI port, and interrupt system to continue functioning. The Power-down mode saves the register contents but freezes the Oscillator, disabling all other chip functions until the next External Interrupt or Hardware Reset. In Power-save mode, the Asynchronous Timer continues to run, allowing the user to maintain a timer base while the rest of the device is sleeping. The ADC Noise Reduction mode stops the CPU and all I/O modules except Asynchronous Timer and ADC, to minimize switching noise during ADC conversions. In Standby mode, the crystal/resonator Oscillator is running while the rest of the device is sleeping. This allows very fast start-up combined with low-power consumption. In Extended Standby mode, both the main Oscillator and the Asynchronous Timer continue to run.

The device is manufactured using Atmel's high density nonvolatile memory technology. The Onchip ISP Flash allows the program memory to be reprogrammed in-system through an SPI serial interface, by a conventional nonvolatile memory programmer, or by an On-chip Boot program running on the AVR core. The boot program can use any interface to download the application program in the Application Flash memory. Software in the Boot Flash section will continue to run while the Application Flash section is updated, providing true Read-While-Write operation. By combining an 8-bit RISC CPU with In-System Self-Programmable Flash on a monolithic chip, the Atmel ATmega16A is a powerful microcontroller that provides a highly-flexible and costeffective solution to many embedded control applications.

The ATmega16A AVR is supported with a full suite of program and system development tools including: C compilers, macro assemblers, program debugger/simulators, in-circuit emulators, and evaluation kits.



## 2.2 Pin Descriptions

### 2.2.1 VCC

Digital supply voltage.

### 2.2.2 GND

Ground.

### 2.2.3 Port A (PA7:PA0)

Port A serves as the analog inputs to the A/D Converter.

Port A also serves as an 8-bit bi-directional I/O port, if the A/D Converter is not used. Port pins can provide internal pull-up resistors (selected for each bit). The Port A output buffers have symmetrical drive characteristics with both high sink and source capability. When pins PA0 to PA7 are used as inputs and are externally pulled low, they will source current if the internal pull-up resistors are activated. The Port A pins are tri-stated when a reset condition becomes active, even if the clock is not running.

### 2.2.4 Port B (PB7:PB0)

Port B is an 8-bit bi-directional I/O port with internal pull-up resistors (selected for each bit). The Port B output buffers have symmetrical drive characteristics with both high sink and source capability. As inputs, Port B pins that are externally pulled low will source current if the pull-up resistors are activated. The Port B pins are tri-stated when a reset condition becomes active, even if the clock is not running.

Port B also serves the functions of various special features of the ATmega16A as listed on page 57.

### 2.2.5 Port C (PC7:PC0)

Port C is an 8-bit bi-directional I/O port with internal pull-up resistors (selected for each bit). The Port C output buffers have symmetrical drive characteristics with both high sink and source capability. As inputs, Port C pins that are externally pulled low will source current if the pull-up resistors are activated. The Port C pins are tri-stated when a reset condition becomes active, even if the clock is not running. If the JTAG interface is enabled, the pull-up resistors on pins PC5(TDI), PC3(TMS) and PC2(TCK) will be activated even if a reset occurs.

Port C also serves the functions of the JTAG interface and other special features of the ATmega16A as listed on page 60.

### 2.2.6 Port D (PD7:PD0)

Port D is an 8-bit bi-directional I/O port with internal pull-up resistors (selected for each bit). The Port D output buffers have symmetrical drive characteristics with both high sink and source capability. As inputs, Port D pins that are externally pulled low will source current if the pull-up resistors are activated. The Port D pins are tri-stated when a reset condition becomes active, even if the clock is not running.

Port D also serves the functions of various special features of the ATmega16A as listed on page 62.



| 2.2.7  | RESET   |                                                                                                                                                                                                                                                            |
|--------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|        |         | Reset Input. A low level on this pin for longer than the minimum pulse length will generate a reset, even if the clock is not running. The minimum pulse length is given in Table 27-2 on page 296. Shorter pulses are not guaranteed to generate a reset. |
| 2.2.8  | XTAL1   |                                                                                                                                                                                                                                                            |
|        |         | Input to the inverting Oscillator amplifier and input to the internal clock operating circuit.                                                                                                                                                             |
| 2.2.9  | XTAL2   |                                                                                                                                                                                                                                                            |
|        |         | Output from the inverting Oscillator amplifier.                                                                                                                                                                                                            |
| 2.2.10 | AVCC    |                                                                                                                                                                                                                                                            |
|        |         | AVCC is the supply voltage pin for Port A and the A/D Converter. It should be externally connected to $V_{CC}$ , even if the ADC is not used. If the ADC is used, it should be connected to $V_{CC}$ through a low-pass filter.                            |
| 2.2.11 | AREF    |                                                                                                                                                                                                                                                            |
|        |         | AREF is the analog reference pin for the A/D Converter.                                                                                                                                                                                                    |
| 3. Re  | sources |                                                                                                                                                                                                                                                            |
|        |         | A comprehensive set of development tools, application notes and datasheets are available for download on http://www.atmel.com/avr.                                                                                                                         |

## 4. Data Retention

Reliability Qualification results show that the projected data retention failure rate is much less than 1 PPM over 20 years at 85°C or 100 years at 25°C.



# 5. Register Summary

| Address                                   | Name           | Bit 7                 | Bit 6                                  | Bit 5              | Bit 4      | Bit 3       | Bit 2       | Bit 1       | Bit 0          | Page              |
|-------------------------------------------|----------------|-----------------------|----------------------------------------|--------------------|------------|-------------|-------------|-------------|----------------|-------------------|
| \$3F (\$5F)                               | SREG           | I                     | Т                                      | Н                  | S          | V           | Ν           | Z           | С              | 9                 |
| \$3E (\$5E)                               | SPH            | -                     | -                                      | -                  | -          | -           | SP10        | SP9         | SP8            | 12                |
| \$3D (\$5D)                               | SPL            | SP7                   | SP6                                    | SP5                | SP4        | SP3         | SP2         | SP1         | SP0            | 12                |
| \$3C (\$5C)                               | OCR0           | Timer/Counter         | r0 Output Compar                       | re Register        |            |             |             |             |                | 85                |
| \$3B (\$5B)                               | GICR           | INT1                  | INT0                                   | INT2               | -          | -           | -           | IVSEL       | IVCE           | 47, 69            |
| \$3A (\$5A)                               | GIFR           | INTF1                 | INTF0                                  | INTF2              | -          | -           | -           | -           | -              | 69                |
| \$39 (\$59)                               | TIMSK          | OCIE2                 | TOIE2                                  | TICIE1             | OCIE1A     | OCIE1B      | TOIE1       | OCIE0       | TOIE0          | 85, 115, 134      |
| \$38 (\$58)                               | TIFR           | OCF2                  | TOV2                                   | ICF1               | OCF1A      | OCF1B       | TOV1        | OCF0        | TOV0           | 85, 115, 134      |
| \$37 (\$57)                               | SPMCR          | SPMIE                 | RWWSB                                  | -                  | RWWSRE     | BLBSET      | PGWRT       | PGERS       | SPMEN          | 255               |
| \$36 (\$56)                               | TWCR           | TWINT                 | TWEA                                   | TWSTA              | TWSTO      | TWWC        | TWEN        | -           | TWIE           | 200               |
| \$35 (\$55)                               | MCUCR          | SM2                   | SE                                     | SM1                | SM0        | ISC11       | ISC10       | ISC01       | ISC00          | 36, 67            |
| \$34 (\$54)                               | MCUCSR         | JTD                   | ISC2                                   | -                  | JTRF       | WDRF        | BORF        | EXTRF       | PORF           | 41, 68, 249       |
| \$33 (\$53)                               | TCCR0<br>TCNT0 | FOC0<br>Timer/Counter | WGM00                                  | COM01              | COM00      | WGM01       | CS02        | CS01        | CS00           | 82<br>84          |
| \$32 (\$52)                               | OSCCAL         |                       | bration Register                       |                    |            |             |             |             |                | 31                |
| \$31 <sup>(1)</sup> (\$51) <sup>(1)</sup> | OCDR           | On-Chip Debu          | *                                      |                    |            |             |             |             |                | 231               |
| \$30 (\$50)                               | SFIOR          | ADTS2                 | ADTS1                                  | ADTS0              | -          | ACME        | PUD         | PSR2        | PSR10          | 65,87,134,205,225 |
| \$2F (\$4F)                               | TCCR1A         | COM1A1                | COM1A0                                 | COM1B1             | COM1B0     | FOC1A       | FOC1B       | WGM11       | WGM10          | 109               |
| \$2E (\$4E)                               | TCCR1B         | ICNC1                 | ICES1                                  | -                  | WGM13      | WGM12       | CS12        | CS11        | CS10           | 112               |
| \$2D (\$4D)                               | TCNT1H         |                       | r1 – Counter Regi                      | ster High Byte     |            |             |             |             |                | 113               |
| \$2C (\$4C)                               | TCNT1L         |                       | r1 – Counter Regi                      | <i>°</i> ,         |            |             |             |             |                | 113               |
| \$2B (\$4B)                               | OCR1AH         |                       | r1 – Output Comp                       |                    | gh Byte    |             |             |             |                | 114               |
| \$2A (\$4A)                               | OCR1AL         | Timer/Counter         | r1 – Output Comp                       | are Register A Lo  | ow Byte    |             |             |             |                | 114               |
| \$29 (\$49)                               | OCR1BH         | Timer/Counter         | r1 – Output Comp                       | are Register B Hi  | gh Byte    |             |             |             |                | 114               |
| \$28 (\$48)                               | OCR1BL         | Timer/Counter         | r1 – Output Comp                       | are Register B Lo  | ow Byte    |             |             |             |                | 114               |
| \$27 (\$47)                               | ICR1H          | Timer/Counter         | r1 – Input Capture                     | e Register High By | /te        |             |             |             |                | 114               |
| \$26 (\$46)                               | ICR1L          | Timer/Counter         | 1 – Input Capture                      | e Register Low By  | te         | 1           |             | 1           |                | 114               |
| \$25 (\$45)                               | TCCR2          | FOC2                  | WGM20                                  | COM21              | COM20      | WGM21       | CS22        | CS21        | CS20           | 130               |
| \$24 (\$44)                               | TCNT2          | Timer/Counter         |                                        |                    |            |             |             |             |                | 133               |
| \$23 (\$43)                               | OCR2           | Timer/Counter         | r2 Output Compar                       | re Register        |            |             | <del></del> |             |                | 133               |
| \$22 (\$42)                               | ASSR           | -                     | -                                      | -                  | -          | AS2         | TCN2UB      | OCR2UB      | TCR2UB         | 133               |
| \$21 (\$41)                               | WDTCR          | -                     | -                                      | -                  | WDTOE      | WDE         | WDP2        | WDP1        | WDP0           | 42                |
| \$20 <sup>(2)</sup> (\$40) <sup>(2)</sup> | UBRRH          | URSEL                 | -                                      | -                  | -          | 11000       |             | R[11:8]     | LIODOL         | 170               |
| \$1F (\$3F)                               | UCSRC<br>EEARH | URSEL                 | UMSEL                                  | UPM1<br>_          | UPM0<br>_  | USBS<br>–   | UCSZ1       | UCSZ0       | UCPOL<br>EEAR8 | 169<br>19         |
| \$1E (\$3E)                               | EEARL          | EEPBOM Add            | Iress Register Lov                     |                    | -          | _           | -           | -           | EEAho          | 19                |
| \$1D (\$3D)                               | EEDR           | EEPROM Data           |                                        | w Dyte             |            |             |             |             |                | 20                |
| \$1C (\$3C)                               | EECR           | -                     | _                                      | -                  | _          | EERIE       | EEMWE       | EEWE        | EERE           | 20                |
| \$1B (\$3B)                               | PORTA          | PORTA7                | PORTA6                                 | PORTA5             | PORTA4     | PORTA3      | PORTA2      | PORTA1      | PORTA0         | 65                |
| \$1A (\$3A)                               | DDRA           | DDA7                  | DDA6                                   | DDA5               | DDA4       | DDA3        | DDA2        | DDA1        | DDA0           | 65                |
| \$19 (\$39)                               | PINA           | PINA7                 | PINA6                                  | PINA5              | PINA4      | PINA3       | PINA2       | PINA1       | PINA0          | 65                |
| \$18 (\$38)                               | PORTB          | PORTB7                | PORTB6                                 | PORTB5             | PORTB4     | PORTB3      | PORTB2      | PORTB1      | PORTB0         | 65                |
| \$17 (\$37)                               | DDRB           | DDB7                  | DDB6                                   | DDB5               | DDB4       | DDB3        | DDB2        | DDB1        | DDB0           | 65                |
| \$16 (\$36)                               | PINB           | PINB7                 | PINB6                                  | PINB5              | PINB4      | PINB3       | PINB2       | PINB1       | PINB0          | 66                |
| \$15 (\$35)                               | PORTC          | PORTC7                | PORTC6                                 | PORTC5             | PORTC4     | PORTC3      | PORTC2      | PORTC1      | PORTC0         | 66                |
| \$14 (\$34)                               | DDRC           | DDC7                  | DDC6                                   | DDC5               | DDC4       | DDC3        | DDC2        | DDC1        | DDC0           | 66                |
| \$13 (\$33)                               | PINC           | PINC7                 | PINC6                                  | PINC5              | PINC4      | PINC3       | PINC2       | PINC1       | PINC0          | 66                |
| \$12 (\$32)                               | PORTD          | PORTD7                | PORTD6                                 | PORTD5             | PORTD4     | PORTD3      | PORTD2      | PORTD1      | PORTD0         | 66                |
| \$11 (\$31)                               | DDRD           | DDD7                  | DDD6                                   | DDD5               | DDD4       | DDD3        | DDD2        | DDD1        | DDD0           | 66                |
| \$10 (\$30)                               | PIND           | PIND7                 | PIND6                                  | PIND5              | PIND4      | PIND3       | PIND2       | PIND1       | PIND0          | 66                |
| \$0F (\$2F)                               | SPDR           | SPI Data Reg          |                                        |                    |            |             |             |             |                | 145               |
| \$0E (\$2E)                               | SPSR           | SPIF                  | WCOL                                   | -                  | -          | -           | -           | -           | SPI2X          | 144               |
| \$0D (\$2D)                               | SPCR           | SPIE                  | SPE<br>SPE                             | DORD               | MSTR       | CPOL        | CPHA        | SPR1        | SPR0           | 143               |
| \$0C (\$2C)                               | UDR            | USART I/O D           | -                                      |                    | FF         | DOD         | DE          | LIOY        | MPOM           | 166               |
| \$0B (\$2B)                               | UCSRA<br>UCSRB | RXC<br>RXCIE          | TXC<br>TXCIE                           | UDRE<br>UDRIE      | FE<br>RXEN | DOR<br>TXEN | PE<br>UCSZ2 | U2X<br>RXB8 | MPCM<br>TXB8   | 167<br>168        |
| \$0A (\$2A)<br>\$09 (\$29)                | UBRRL          |                       | Rate Register Lo                       |                    |            | IAEN        | 00322       |             | 1700           | 168               |
| \$08 (\$28)                               | ACSR           | ACD                   | ACBG                                   | ACO                | ACI        | ACIE        | ACIC        | ACIS1       | ACIS0          | 205               |
| \$07 (\$27)                               | ADMUX          | REFS1                 | REFS0                                  | ACO                | MUX4       | MUX3        | MUX2        | MUX1        | MUX0           | 205               |
| \$06 (\$26)                               | ADCSRA         | ADEN                  | ADSC                                   | ADLAR              | ADIF       | ADIE        | ADPS2       | ADPS1       | ADPS0          | 223               |
| φσσ (ψΕσ)                                 | ADCH           |                       | gister High Byte                       | ,E                 |            |             |             |             | , 121 00       | 224               |
| \$05 (\$25)                               |                |                       |                                        |                    |            |             |             |             |                |                   |
| \$05 (\$25)<br>\$04 (\$24)                |                | 1                     | aister Low Byte                        |                    |            |             |             |             |                | 224               |
| \$05 (\$25)<br>\$04 (\$24)<br>\$03 (\$23) | ADCL<br>TWDR   | ADC Data Reg          | gister Low Byte<br>al Interface Data I | Register           |            |             |             |             |                | 224<br>202        |



| Address     | Name | Bit 7          | Bit 6                                       | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Page |
|-------------|------|----------------|---------------------------------------------|-------|-------|-------|-------|-------|-------|------|
| \$01 (\$21) | TWSR | TWS7           | TWS6                                        | TWS5  | TWS4  | TWS3  | _     | TWPS1 | TWPS0 | 202  |
| \$00 (\$20) | TWBR | Two-wire Seria | Two-wire Serial Interface Bit Rate Register |       |       |       |       |       | 200   |      |

Notes: 1. When the OCDEN Fuse is unprogrammed, the OSCCAL Register is always accessed on this address. Refer to the debugger specific documentation for details on how to use the OCDR Register.

2. Refer to the USART description for details on how to access UBRRH and UCSRC.

3. For compatibility with future devices, reserved bits should be written to zero if accessed. Reserved I/O memory addresses should never be written.

4. Some of the Status Flags are cleared by writing a logical one to them. Note that the CBI and SBI instructions will operate on all bits in the I/O Register, writing a one back into any flag read as set, thus clearing the flag. The CBI and SBI instructions work with registers \$00 to \$1F only.



# 6. Instruction Set Summary

| Mnemonics                                                                                                    | Operands                                                                              | Description                                                                                                                                                                                                                                                                                                                                                                                          | Operation                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Flags                                                                                                                                                                                                                                                                                              | #Clocks                                                                                                                                                                                                                                                                                                     |
|--------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ARITHMETIC AND                                                                                               | D LOGIC INSTRUCTION                                                                   | S                                                                                                                                                                                                                                                                                                                                                                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                    |                                                                                                                                                                                                                                                                                                             |
| ADD                                                                                                          | Rd, Rr                                                                                | Add two Registers                                                                                                                                                                                                                                                                                                                                                                                    | $Rd \leftarrow Rd + Rr$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | Z,C,N,V,H                                                                                                                                                                                                                                                                                          | 1                                                                                                                                                                                                                                                                                                           |
| ADC                                                                                                          | Rd, Rr                                                                                | Add with Carry two Registers                                                                                                                                                                                                                                                                                                                                                                         | $Rd \leftarrow Rd + Rr + C$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Z,C,N,V,H                                                                                                                                                                                                                                                                                          | 1                                                                                                                                                                                                                                                                                                           |
| ADIW                                                                                                         | Rdl,K                                                                                 | Add Immediate to Word                                                                                                                                                                                                                                                                                                                                                                                | Rdh:Rdl ← Rdh:Rdl + K                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Z,C,N,V,S                                                                                                                                                                                                                                                                                          | 2                                                                                                                                                                                                                                                                                                           |
| SUB                                                                                                          | Rd, Rr                                                                                | Subtract two Registers                                                                                                                                                                                                                                                                                                                                                                               | $Rd \leftarrow Rd - Rr$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | Z,C,N,V,H                                                                                                                                                                                                                                                                                          | 1                                                                                                                                                                                                                                                                                                           |
| SUBI                                                                                                         | Rd, K                                                                                 | Subtract Constant from Register                                                                                                                                                                                                                                                                                                                                                                      | $Rd \leftarrow Rd - K$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Z,C,N,V,H                                                                                                                                                                                                                                                                                          | 1                                                                                                                                                                                                                                                                                                           |
| SBC                                                                                                          | Rd, Rr                                                                                | Subtract with Carry two Registers                                                                                                                                                                                                                                                                                                                                                                    | Rd ← Rd - Rr - C                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | Z,C,N,V,H                                                                                                                                                                                                                                                                                          | 1                                                                                                                                                                                                                                                                                                           |
| SBCI                                                                                                         | Rd, K                                                                                 | Subtract with Carry Constant from Reg.                                                                                                                                                                                                                                                                                                                                                               | Rd ← Rd - K - C                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Z,C,N,V,H                                                                                                                                                                                                                                                                                          | 1                                                                                                                                                                                                                                                                                                           |
| SBIW                                                                                                         | Rdl,K                                                                                 | Subtract Immediate from Word                                                                                                                                                                                                                                                                                                                                                                         | Rdh:Rdl ← Rdh:Rdl - K                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Z,C,N,V,S                                                                                                                                                                                                                                                                                          | 2                                                                                                                                                                                                                                                                                                           |
| AND                                                                                                          | Rd, Rr                                                                                | Logical AND Registers                                                                                                                                                                                                                                                                                                                                                                                | $Rd \leftarrow Rd \bullet Rr$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | Z,N,V                                                                                                                                                                                                                                                                                              | 1                                                                                                                                                                                                                                                                                                           |
| ANDI                                                                                                         | Rd, K                                                                                 | Logical AND Register and Constant                                                                                                                                                                                                                                                                                                                                                                    | $Rd \leftarrow Rd \bullet K$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Z,N,V                                                                                                                                                                                                                                                                                              | 1                                                                                                                                                                                                                                                                                                           |
| OR                                                                                                           | Rd, Rr                                                                                | Logical OR Registers                                                                                                                                                                                                                                                                                                                                                                                 | $Rd \leftarrow Rd \lor Rr$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | Z,N,V                                                                                                                                                                                                                                                                                              | 1                                                                                                                                                                                                                                                                                                           |
| ORI                                                                                                          | Rd, K                                                                                 | Logical OR Register and Constant                                                                                                                                                                                                                                                                                                                                                                     | $Rd \leftarrow Rd \lor K$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Z,N,V                                                                                                                                                                                                                                                                                              | 1                                                                                                                                                                                                                                                                                                           |
| EOR                                                                                                          | Rd, Rr                                                                                | Exclusive OR Registers                                                                                                                                                                                                                                                                                                                                                                               | $Rd \leftarrow Rd \oplus Rr$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Z,N,V                                                                                                                                                                                                                                                                                              | 1                                                                                                                                                                                                                                                                                                           |
| COM                                                                                                          | Rd                                                                                    | One's Complement                                                                                                                                                                                                                                                                                                                                                                                     | Rd ← \$FF – Rd                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Z,C,N,V                                                                                                                                                                                                                                                                                            | 1                                                                                                                                                                                                                                                                                                           |
| NEG                                                                                                          | Rd                                                                                    | Two's Complement                                                                                                                                                                                                                                                                                                                                                                                     | Rd ← \$00 – Rd                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Z,C,N,V,H                                                                                                                                                                                                                                                                                          | 1                                                                                                                                                                                                                                                                                                           |
| SBR                                                                                                          | Rd,K                                                                                  | Set Bit(s) in Register                                                                                                                                                                                                                                                                                                                                                                               | $Rd \leftarrow Rd \vee K$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Z,N,V                                                                                                                                                                                                                                                                                              | 1                                                                                                                                                                                                                                                                                                           |
| CBR                                                                                                          | Rd,K                                                                                  | Clear Bit(s) in Register                                                                                                                                                                                                                                                                                                                                                                             | $Rd \leftarrow Rd \bullet (\$FF - K)$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Z,N,V                                                                                                                                                                                                                                                                                              | 1                                                                                                                                                                                                                                                                                                           |
| INC                                                                                                          | Rd                                                                                    | Increment                                                                                                                                                                                                                                                                                                                                                                                            | $Rd \leftarrow Rd + 1$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Z,N,V                                                                                                                                                                                                                                                                                              | 1                                                                                                                                                                                                                                                                                                           |
| DEC                                                                                                          | Rd                                                                                    | Decrement                                                                                                                                                                                                                                                                                                                                                                                            | $Rd \leftarrow Rd - 1$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Z,N,V                                                                                                                                                                                                                                                                                              | 1                                                                                                                                                                                                                                                                                                           |
| TST                                                                                                          | Rd                                                                                    | Test for Zero or Minus                                                                                                                                                                                                                                                                                                                                                                               | $Rd \leftarrow Rd \bullet Rd$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | Z,N,V                                                                                                                                                                                                                                                                                              | 1                                                                                                                                                                                                                                                                                                           |
| CLR                                                                                                          | Rd                                                                                    | Clear Register                                                                                                                                                                                                                                                                                                                                                                                       | $Rd \leftarrow Rd \oplus Rd$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Z,N,V                                                                                                                                                                                                                                                                                              | 1                                                                                                                                                                                                                                                                                                           |
| SER                                                                                                          | Rd                                                                                    | Set Register                                                                                                                                                                                                                                                                                                                                                                                         | Rd ← \$FF                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | None                                                                                                                                                                                                                                                                                               | 1                                                                                                                                                                                                                                                                                                           |
| MUL                                                                                                          | Rd, Rr                                                                                | Multiply Unsigned                                                                                                                                                                                                                                                                                                                                                                                    | R1:R0 ← Rd x Rr                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Z,C                                                                                                                                                                                                                                                                                                | 2                                                                                                                                                                                                                                                                                                           |
| MULS                                                                                                         | Rd, Rr                                                                                | Multiply Signed                                                                                                                                                                                                                                                                                                                                                                                      | $R1:R0 \leftarrow Rd \times Rr$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Z,C                                                                                                                                                                                                                                                                                                | 2                                                                                                                                                                                                                                                                                                           |
| MULSU                                                                                                        | Rd, Rr                                                                                | Multiply Signed with Unsigned                                                                                                                                                                                                                                                                                                                                                                        | $R1:R0 \leftarrow Rd \times Rr$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Z,C                                                                                                                                                                                                                                                                                                | 2                                                                                                                                                                                                                                                                                                           |
| FMUL                                                                                                         | Rd, Rr                                                                                | Fractional Multiply Unsigned                                                                                                                                                                                                                                                                                                                                                                         | $R1:R0 \leftarrow (Rd \times Rr) << 1$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Z,C                                                                                                                                                                                                                                                                                                | 2                                                                                                                                                                                                                                                                                                           |
| FMULS                                                                                                        | Rd, Rr                                                                                | Fractional Multiply Signed                                                                                                                                                                                                                                                                                                                                                                           | $R1:R0 \leftarrow (Rd \times Rr) << 1$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Z,C                                                                                                                                                                                                                                                                                                | 2                                                                                                                                                                                                                                                                                                           |
| FMULSU                                                                                                       | Rd, Rr                                                                                | Fractional Multiply Signed with Unsigned                                                                                                                                                                                                                                                                                                                                                             | $R1:R0 \leftarrow (Rd \times Rr) << 1$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Z,C                                                                                                                                                                                                                                                                                                | 2                                                                                                                                                                                                                                                                                                           |
| BRANCH INSTRU                                                                                                |                                                                                       | Tablona Malapy olgred with cholgred                                                                                                                                                                                                                                                                                                                                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 2,0                                                                                                                                                                                                                                                                                                |                                                                                                                                                                                                                                                                                                             |
| RJMP                                                                                                         | k                                                                                     | Relative Jump                                                                                                                                                                                                                                                                                                                                                                                        | $PC \leftarrow PC + k + 1$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | None                                                                                                                                                                                                                                                                                               | 2                                                                                                                                                                                                                                                                                                           |
| IJMP                                                                                                         |                                                                                       | Indirect Jump to (Z)                                                                                                                                                                                                                                                                                                                                                                                 | PC ← Z                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | None                                                                                                                                                                                                                                                                                               | 2                                                                                                                                                                                                                                                                                                           |
| JMP                                                                                                          | k                                                                                     | Direct Jump                                                                                                                                                                                                                                                                                                                                                                                          | $PC \leftarrow k$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | None                                                                                                                                                                                                                                                                                               | 3                                                                                                                                                                                                                                                                                                           |
| RCALL                                                                                                        | k                                                                                     | Relative Subroutine Call                                                                                                                                                                                                                                                                                                                                                                             | $PC \leftarrow PC + k + 1$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | None                                                                                                                                                                                                                                                                                               | 3                                                                                                                                                                                                                                                                                                           |
| ICALL                                                                                                        | K                                                                                     | Indirect Call to (Z)                                                                                                                                                                                                                                                                                                                                                                                 | $PC \leftarrow Z$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | None                                                                                                                                                                                                                                                                                               | 3                                                                                                                                                                                                                                                                                                           |
| CALL                                                                                                         | k                                                                                     | Direct Subroutine Call                                                                                                                                                                                                                                                                                                                                                                               | $PC \leftarrow k$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | None                                                                                                                                                                                                                                                                                               | 4                                                                                                                                                                                                                                                                                                           |
| RET                                                                                                          | K                                                                                     | Subroutine Return                                                                                                                                                                                                                                                                                                                                                                                    | PC ← STACK                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | None                                                                                                                                                                                                                                                                                               | 4                                                                                                                                                                                                                                                                                                           |
| RETI                                                                                                         |                                                                                       | Interrupt Return                                                                                                                                                                                                                                                                                                                                                                                     | PC ← STACK                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | I                                                                                                                                                                                                                                                                                                  | 4                                                                                                                                                                                                                                                                                                           |
| CPSE                                                                                                         | Rd,Rr                                                                                 | Compare, Skip if Equal                                                                                                                                                                                                                                                                                                                                                                               | if $(Rd = Rr) PC \leftarrow PC + 2 \text{ or } 3$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | None                                                                                                                                                                                                                                                                                               | 1/2/3                                                                                                                                                                                                                                                                                                       |
| CP                                                                                                           | Rd,Rr                                                                                 | Compare                                                                                                                                                                                                                                                                                                                                                                                              | Rd – Rr                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | Z, N,V,C,H                                                                                                                                                                                                                                                                                         | 1                                                                                                                                                                                                                                                                                                           |
| CPC                                                                                                          | Rd,Rr                                                                                 | Compare with Carry                                                                                                                                                                                                                                                                                                                                                                                   | Rd – Rr – C                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Z, N,V,C,H                                                                                                                                                                                                                                                                                         | 1                                                                                                                                                                                                                                                                                                           |
| CPI                                                                                                          | Rd,K                                                                                  | Compare Register with Immediate                                                                                                                                                                                                                                                                                                                                                                      | Rd – K                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Z, N,V,C,H                                                                                                                                                                                                                                                                                         | 1                                                                                                                                                                                                                                                                                                           |
| SBRC                                                                                                         | Rr, b                                                                                 | Skip if Bit in Register Cleared                                                                                                                                                                                                                                                                                                                                                                      | if $(\text{Rr}(b)=0) \text{ PC} \leftarrow \text{PC} + 2 \text{ or } 3$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | None                                                                                                                                                                                                                                                                                               | 1/2/3                                                                                                                                                                                                                                                                                                       |
| SBRS                                                                                                         | Rr, b                                                                                 | Skip if Bit in Register is Set                                                                                                                                                                                                                                                                                                                                                                       | if $(\text{Rr}(b)=0) + \text{C} \leftarrow \text{PC} + 2 \text{ or } 3$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                                                                                                                                                                                                                                                                    |                                                                                                                                                                                                                                                                                                             |
| SBIC                                                                                                         | 11,0                                                                                  |                                                                                                                                                                                                                                                                                                                                                                                                      | ii (iii(b)=i) i 0 ← F0 + 2 01 3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | None                                                                                                                                                                                                                                                                                               | 1/2/3                                                                                                                                                                                                                                                                                                       |
|                                                                                                              | Ph                                                                                    | Skip if Bit in I/O Begister Clearad                                                                                                                                                                                                                                                                                                                                                                  | if $(P(h)=0) PC \leftarrow PC + 2 \text{ or } 3$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | None                                                                                                                                                                                                                                                                                               | 1/2/2                                                                                                                                                                                                                                                                                                       |
|                                                                                                              | P, b                                                                                  | Skip if Bit in I/O Register Cleared                                                                                                                                                                                                                                                                                                                                                                  | if (P(b)=0) PC $\leftarrow$ PC + 2 or 3<br>if (P(b)=1) PC $\leftarrow$ PC + 2 or 3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | None                                                                                                                                                                                                                                                                                               | 1/2/3                                                                                                                                                                                                                                                                                                       |
| SBIS                                                                                                         | P, b                                                                                  | Skip if Bit in I/O Register is Set                                                                                                                                                                                                                                                                                                                                                                   | if (P(b)=1) PC ← PC + 2 or 3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | None                                                                                                                                                                                                                                                                                               | 1/2/3                                                                                                                                                                                                                                                                                                       |
| SBIS<br>BRBS                                                                                                 | P, b<br>s, k                                                                          | Skip if Bit in I/O Register is Set<br>Branch if Status Flag Set                                                                                                                                                                                                                                                                                                                                      | if (P(b)=1) PC ← PC + 2 or 3<br>if (SREG(s) = 1) then PC←PC+k + 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | None<br>None                                                                                                                                                                                                                                                                                       | 1/2/3<br>1/2                                                                                                                                                                                                                                                                                                |
| SBIS<br>BRBS<br>BRBC                                                                                         | P, b<br>s, k<br>s, k                                                                  | Skip if Bit in I/O Register is Set<br>Branch if Status Flag Set<br>Branch if Status Flag Cleared                                                                                                                                                                                                                                                                                                     | $\begin{array}{c} \mbox{if } (P(b){=}1) \ PC \leftarrow PC + 2 \ \mbox{or} \ 3 \\ \\ \mbox{if } (SREG(s) = 1) \ \mbox{then} \ PC{\leftarrow}PC{+}k + 1 \\ \\ \mbox{if } (SREG(s) = 0) \ \mbox{then} \ PC{\leftarrow}PC{+}k + 1 \end{array}$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | None<br>None<br>None                                                                                                                                                                                                                                                                               | 1/2/3<br>1/2<br>1/2                                                                                                                                                                                                                                                                                         |
| SBIS<br>BRBS<br>BRBC<br>BREQ                                                                                 | P, b<br>s, k<br>s, k<br>k                                                             | Skip if Bit in I/O Register is Set<br>Branch if Status Flag Set<br>Branch if Status Flag Cleared<br>Branch if Equal                                                                                                                                                                                                                                                                                  | $\begin{array}{l} \mbox{if } (P(b){=}1) \mbox{ PC} \leftarrow PC + 2 \mbox{ or } 3 \\ \mbox{if } (SREG(s){=}1) \mbox{ then } PC{\leftarrow}PC{+}k + 1 \\ \mbox{if } (SREG(s){=}0) \mbox{ then } PC{\leftarrow}PC{+}k + 1 \\ \mbox{if } (Z{=}1) \mbox{ then } PC \leftarrow PC{+}k + 1 \end{array}$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | None<br>None<br>None<br>None                                                                                                                                                                                                                                                                       | 1/2/3<br>1/2<br>1/2<br>1/2                                                                                                                                                                                                                                                                                  |
| SBIS<br>BRBS<br>BRBC<br>BREQ<br>BRNE                                                                         | P, b<br>s, k<br>s, k<br>k<br>k<br>k                                                   | Skip if Bit in I/O Register is Set<br>Branch if Status Flag Set<br>Branch if Status Flag Cleared<br>Branch if Equal<br>Branch if Not Equal                                                                                                                                                                                                                                                           | $\begin{array}{l} \mbox{if } (P(b){=}1) \mbox{ PC} \leftarrow PC + 2 \mbox{ or } 3 \\ \mbox{if } (SREG(s){=}1) \mbox{ then } PC{\leftarrow}PC{+}k + 1 \\ \mbox{if } (SREG(s){=}0) \mbox{ then } PC{\leftarrow}PC{+}k + 1 \\ \mbox{if } (Z{=}1) \mbox{ then } PC \leftarrow PC + k + 1 \\ \mbox{if } (Z{=}0) \mbox{ then } PC \leftarrow PC + k + 1 \end{array}$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | None           None           None           None           None                                                                                                                                                                                                                                   | 1/2/3<br>1/2<br>1/2<br>1/2<br>1/2<br>1/2                                                                                                                                                                                                                                                                    |
| SBIS<br>BRBS<br>BRBC<br>BREQ<br>BRNE<br>BRCS                                                                 | P, b<br>s, k<br>s, k<br>k<br>k<br>k<br>k                                              | Skip if Bit in I/O Register is Set<br>Branch if Status Flag Set<br>Branch if Status Flag Cleared<br>Branch if Equal<br>Branch if Not Equal<br>Branch if Carry Set                                                                                                                                                                                                                                    | $\begin{array}{l} \mbox{if } (P(b){=}1) \mbox{ PC} \leftarrow PC + 2 \mbox{ or } 3 \\ \mbox{if } (SREG(s){=}1) \mbox{ then } PC{\leftarrow}PC{+}k + 1 \\ \mbox{if } (SREG(s){=}0) \mbox{ then } PC{\leftarrow}PC{+}k + 1 \\ \mbox{if } (Z {=}1) \mbox{ then } PC \leftarrow PC + k + 1 \\ \mbox{if } (Z {=}0) \mbox{ then } PC \leftarrow PC + k + 1 \\ \mbox{if } (C {=}1) \mbox{ then } PC \leftarrow PC + k + 1 \end{array}$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | None       None       None       None       None       None       None                                                                                                                                                                                                                             | 1/2/3<br>1/2<br>1/2<br>1/2<br>1/2<br>1/2<br>1/2                                                                                                                                                                                                                                                             |
| SBIS<br>BRBS<br>BRBC<br>BREQ<br>BRNE<br>BRCS<br>BRCC                                                         | P, b<br>s, k<br>s, k<br>k<br>k<br>k<br>k<br>k                                         | Skip if Bit in I/O Register is Set<br>Branch if Status Flag Set<br>Branch if Status Flag Cleared<br>Branch if Equal<br>Branch if Not Equal<br>Branch if Carry Set<br>Branch if Carry Cleared                                                                                                                                                                                                         | $\begin{array}{l} \mbox{if } (P(b){=}1) \mbox{ PC} \leftarrow PC + 2 \mbox{ or } 3 \\ \mbox{if } (SREG(s){=}1) \mbox{ then } PC{\leftarrow}PC{+}k + 1 \\ \mbox{if } (SREG(s){=}0) \mbox{ then } PC{\leftarrow}PC{+}k + 1 \\ \mbox{if } (Z {=}1) \mbox{ then } PC \leftarrow PC + k + 1 \\ \mbox{if } (Z {=}0) \mbox{ then } PC \leftarrow PC + k + 1 \\ \mbox{if } (C {=}1) \mbox{ then } PC \leftarrow PC + k + 1 \\ \mbox{if } (C {=}0) \mbox{ then } PC \leftarrow PC + k + 1 \\ \mbox{if } (C {=}0) \mbox{ then } PC \leftarrow PC + k + 1 \\ \end{array}$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | None       None       None       None       None       None       None       None       None                                                                                                                                                                                                       | 1/2/3<br>1/2<br>1/2<br>1/2<br>1/2<br>1/2<br>1/2<br>1/2                                                                                                                                                                                                                                                      |
| SBIS<br>BRBS<br>BRBC<br>BREQ<br>BRNE<br>BRCS<br>BRCC<br>BRSH                                                 | P, b<br>s, k<br>s, k<br>k<br>k<br>k<br>k<br>k<br>k<br>k                               | Skip if Bit in I/O Register is Set<br>Branch if Status Flag Set<br>Branch if Status Flag Cleared<br>Branch if Equal<br>Branch if Not Equal<br>Branch if Carry Set<br>Branch if Carry Cleared<br>Branch if Same or Higher                                                                                                                                                                             | $\begin{array}{c} \mbox{if } (P(b){=}1) \mbox{ PC} \leftarrow PC + 2 \mbox{ or } 3 \\ \mbox{if } (SREG(s){=}1) \mbox{ then } PC{\leftarrow}PC{+}k + 1 \\ \mbox{if } (SREG(s){=}0) \mbox{ then } PC{\leftarrow}PC{+}k + 1 \\ \mbox{if } (Z {=}1) \mbox{ then } PC \leftarrow PC + k + 1 \\ \mbox{if } (Z {=}0) \mbox{ then } PC \leftarrow PC + k + 1 \\ \mbox{if } (C {=}1) \mbox{ then } PC \leftarrow PC + k + 1 \\ \mbox{if } (C {=}0) \mbox{ then } PC \leftarrow PC + k + 1 \\ \mbox{if } (C {=}0) \mbox{ then } PC \leftarrow PC + k + 1 \\ \mbox{if } (C {=}0) \mbox{ then } PC \leftarrow PC + k + 1 \\ \mbox{if } (C {=}0) \mbox{ then } PC \leftarrow PC + k + 1 \\ \mbox{if } (C {=}0) \mbox{ then } PC \leftarrow PC + k + 1 \\ \mbox{if } (C {=}0) \mbox{ then } PC \leftarrow PC + k + 1 \\ \mbox{if } (C {=}0) \mbox{ then } PC \leftarrow PC + k + 1 \\ \mbox{if } (C {=}0) \mbox{ then } PC \leftarrow PC + k + 1 \\ \mbox{if } (C {=}0) \mbox{ then } PC \leftarrow PC + k + 1 \\ \mbox{if } (C {=}0) \mbox{ then } PC \leftarrow PC + k + 1 \\ \mbox{if } (C {=}0) \mbox{ then } PC \leftarrow PC + k + 1 \\ \mbox{if } (C {=}0) \mbox{ then } PC \leftarrow PC + k + 1 \\ \mbox{if } (C {=}0) \mbox{ then } PC \leftarrow PC + k + 1 \\ \mbox{if } (C {=}0) \mbox{ then } PC \leftarrow PC + k + 1 \\ \mbox{if } (C {=}0) \mbox{ then } PC \leftarrow PC + k + 1 \\ \mbox{if } (C {=}0) \mbox{ then } PC \leftarrow PC + k + 1 \\ \mbox{if } (C {=}0) \mbox{then } PC \leftarrow PC + k + 1 \\ \mbox{if } (C {=}0) \mbox{if } PC + PC$                                                                                                                                                                                                                        | None                                                                                                                                                                                            | 1/2/3<br>1/2<br>1/2<br>1/2<br>1/2<br>1/2<br>1/2<br>1/2<br>1/2                                                                                                                                                                                                                                               |
| SBIS<br>BRBS<br>BRBC<br>BREQ<br>BRNE<br>BRCS<br>BRCC<br>BRSH<br>BRLO                                         | P, b<br>s, k<br>s, k<br>k<br>k<br>k<br>k<br>k<br>k<br>k<br>k<br>k                     | Skip if Bit in I/O Register is Set<br>Branch if Status Flag Set<br>Branch if Status Flag Cleared<br>Branch if Equal<br>Branch if Not Equal<br>Branch if Carry Set<br>Branch if Carry Cleared<br>Branch if Same or Higher<br>Branch if Lower                                                                                                                                                          | $\begin{array}{c} \text{if } (P(b){=}1) \; PC \leftarrow PC + 2 \; \text{or} \; 3 \\\\ \text{if } (SREG(s) = 1) \; \text{then} \; PC{\leftarrow}{PC{+}k} + 1 \\\\ \text{if } (SREG(s) = 0) \; \text{then} \; PC{\leftarrow}{PC{+}k} + 1 \\\\ \text{if } (Z = 1) \; \text{then} \; PC \leftarrow PC + k + 1 \\\\ \text{if } (Z = 0) \; \text{then} \; PC \leftarrow PC + k + 1 \\\\ \text{if } (C = 1) \; \text{then} \; PC \leftarrow PC + k + 1 \\\\ \text{if } (C = 0) \; \text{then} \; PC \leftarrow PC + k + 1 \\\\ \text{if } (C = 0) \; \text{then} \; PC \leftarrow PC + k + 1 \\\\ \text{if } (C = 0) \; \text{then} \; PC \leftarrow PC + k + 1 \\\\ \text{if } (C = 1) \; \text{then} \; PC \leftarrow PC + k + 1 \\\\ \text{if } (C = 1) \; \text{then} \; PC \leftarrow PC + k + 1 \\\\ \end{array}$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | None                                                                                                                                                           | 1/2/3<br>1/2<br>1/2<br>1/2<br>1/2<br>1/2<br>1/2<br>1/2<br>1/2<br>1/2                                                                                                                                                                                                                                        |
| SBIS<br>BRBS<br>BRBC<br>BREQ<br>BRNE<br>BRCS<br>BRCC<br>BRSH<br>BRLO<br>BRMI                                 | P, b<br>s, k<br>s, k<br>k<br>k<br>k<br>k<br>k<br>k<br>k<br>k<br>k<br>k                | Skip if Bit in I/O Register is Set<br>Branch if Status Flag Set<br>Branch if Status Flag Cleared<br>Branch if Equal<br>Branch if Not Equal<br>Branch if Carry Set<br>Branch if Carry Cleared<br>Branch if Same or Higher<br>Branch if Lower<br>Branch if Minus                                                                                                                                       | $\begin{array}{c} \mbox{if } (P(b){=}1) \mbox{ PC} \leftarrow PC + 2 \mbox{ or } 3 \\ \mbox{if } (SREG(s){=}1) \mbox{ then } PC{\leftarrow}PC{+}k + 1 \\ \mbox{if } (SREG(s){=}0) \mbox{ then } PC{\leftarrow}PC{+}k + 1 \\ \mbox{if } (Z{=}1) \mbox{ then } PC{\leftarrow}PC{+}k + 1 \\ \mbox{if } (Z{=}0) \mbox{ then } PC{\leftarrow}PC{+}k + 1 \\ \mbox{if } (C{=}1) \mbox{ then } PC{\leftarrow}PC{+}k + 1 \\ \mbox{if } (C{=}0) \mbox{ then } PC{\leftarrow}PC{+}k + 1 \\ \mbox{if } (C{=}0) \mbox{ then } PC{\leftarrow}PC{+}k + 1 \\ \mbox{if } (C{=}1) \mbox{ then } PC{\leftarrow}PC{+}k + 1 \\ \mbox{if } (C{=}1) \mbox{ then } PC{\leftarrow}PC{+}k + 1 \\ \mbox{if } (C{=}1) \mbox{ then } PC{\leftarrow}PC{+}k + 1 \\ \mbox{if } (N{=}1) \mbox{ then } PC{\leftarrow}PC{+}k + 1 \end{array}$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | None                                                                                         | 1/2/3           1/2           1/2           1/2           1/2           1/2           1/2           1/2           1/2           1/2           1/2           1/2           1/2           1/2           1/2           1/2                                                                                     |
| SBIS<br>BRBS<br>BRBC<br>BREQ<br>BRNE<br>BRCS<br>BRCC<br>BRSH<br>BRLO<br>BRMI<br>BRPL                         | P, b<br>s, k<br>s, k<br>k<br>k<br>k<br>k<br>k<br>k<br>k<br>k<br>k<br>k<br>k<br>k<br>k | Skip if Bit in I/O Register is Set<br>Branch if Status Flag Set<br>Branch if Status Flag Cleared<br>Branch if Equal<br>Branch if Not Equal<br>Branch if Carry Set<br>Branch if Carry Cleared<br>Branch if Same or Higher<br>Branch if Lower<br>Branch if Minus<br>Branch if Plus                                                                                                                     | $\begin{array}{c} \text{if } (P(b){=}1) \; PC \leftarrow PC + 2 \; \text{or} \; 3 \\\\ \text{if } (SREG(s) = 1) \; \text{then} \; PC{\leftarrow}PC{+}k + 1 \\\\ \text{if } (SREG(s) = 0) \; \text{then} \; PC{\leftarrow}PC{+}k + 1 \\\\ \text{if } (Z = 1) \; \text{then} \; PC \leftarrow PC + k + 1 \\\\ \text{if } (Z = 0) \; \text{then} \; PC \leftarrow PC + k + 1 \\\\ \text{if } (C = 1) \; \text{then} \; PC \leftarrow PC + k + 1 \\\\ \text{if } (C = 0) \; \text{then} \; PC \leftarrow PC + k + 1 \\\\ \text{if } (C = 0) \; \text{then} \; PC \leftarrow PC + k + 1 \\\\ \text{if } (C = 0) \; \text{then} \; PC \leftarrow PC + k + 1 \\\\ \text{if } (C = 1) \; \text{then} \; PC \leftarrow PC + k + 1 \\\\ \text{if } (N = 1) \; \text{then} \; PC \leftarrow PC + k + 1 \\\\ \text{if } (N = 0) \; \text{then} \; PC \leftarrow PC + k + 1 \\\\ \text{if } (N = 0) \; \text{then} \; PC \leftarrow PC + k + 1 \\\\ \end{array}$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | None                                                                                         | 1/2/3           1/2           1/2           1/2           1/2           1/2           1/2           1/2           1/2           1/2           1/2           1/2           1/2           1/2           1/2           1/2           1/2           1/2                                                         |
| SBIS<br>BRBS<br>BRBC<br>BREQ<br>BRNE<br>BRCS<br>BRCC<br>BRSH<br>BRLO<br>BRMI<br>BRPL<br>BRGE                 | P, b<br>s, k<br>s, k<br>k<br>k<br>k<br>k<br>k<br>k<br>k<br>k<br>k<br>k<br>k<br>k<br>k | Skip if Bit in I/O Register is Set<br>Branch if Status Flag Set<br>Branch if Status Flag Cleared<br>Branch if Equal<br>Branch if Not Equal<br>Branch if Carry Set<br>Branch if Carry Cleared<br>Branch if Same or Higher<br>Branch if Lower<br>Branch if Minus<br>Branch if Plus<br>Branch if Greater or Equal, Signed                                                                               | $\begin{array}{c} \mbox{if } (P(b){=}1) \mbox{PC} \leftarrow PC + 2 \mbox{ or } 3 \\ \mbox{if } (SREG(s){=}1) \mbox{ then } PC{\leftarrow}PC{+}k + 1 \\ \mbox{if } (SREG(s){=}0) \mbox{ then } PC{\leftarrow}PC{+}k + 1 \\ \mbox{if } (Z{=}1) \mbox{ then } PC{\leftarrow}PC{+}k + 1 \\ \mbox{if } (Z{=}0) \mbox{ then } PC{\leftarrow}PC{+}k + 1 \\ \mbox{if } (C{=}0) \mbox{ then } PC{\leftarrow}PC{+}k + 1 \\ \mbox{if } (C{=}0) \mbox{ then } PC{\leftarrow}PC{+}k + 1 \\ \mbox{if } (C{=}0) \mbox{ then } PC{\leftarrow}PC{+}k + 1 \\ \mbox{if } (C{=}1) \mbox{ then } PC{\leftarrow}PC{+}k + 1 \\ \mbox{if } (N{=}1) \mbox{ then } PC{\leftarrow}PC{+}k + 1 \\ \mbox{if } (N{=}0) \mbox{ then } PC{\leftarrow}PC{+}k + 1 \\ \mbox{if } (N{\oplus}V{=}0) \mbox{ then } PC{\leftarrow}PC{+}k + 1 \\ \mbox{if } (N{\oplus}V{=}0) \mbox{ then } PC{\leftarrow}PC{+}k + 1 \\ \mbox{if } (N{\oplus}V{=}0) \mbox{ then } PC{\leftarrow}PC{+}k + 1 \\ \mbox{if } (N{\oplus}V{=}0) \mbox{ then } PC{\leftarrow}PC{+}k + 1 \\ \mbox{if } (N{\oplus}V{=}0) \mbox{ then } PC{\leftarrow}PC{+}k + 1 \\ \mbox{if } (N{\oplus}V{=}0) \mbox{ then } PC{\leftarrow}PC{+}k + 1 \\ \mbox{if } (N{\oplus}V{=}0) \mbox{ then } PC{\leftarrow}PC{+}k + 1 \\ \mbox{if } (N{\oplus}V{=}0) \mbox{then } PC{\leftarrow}PC{+}k + 1 \\ \mbox{if } (N{\oplus}V{=}0) \mbox{then } PC{\leftarrow}PC{+}k + 1 \\ \mbox{if } (N{\oplus}V{=}0) \mbox{then } PC{\leftarrow}PC{+}k + 1 \\ \mbox{if } (N{\oplus}V{=}0) \mbox{then } PC{\leftarrow}PC{+}k + 1 \\ \mbox{if } N{\oplus}V{=}0 \mbox{if } N{\oplus}V{=}0 \\ \mbox{if } N{\oplus}V{=$           | None                                                        | 1/2/3         1/2         1/2         1/2         1/2         1/2         1/2         1/2         1/2         1/2         1/2         1/2         1/2         1/2         1/2         1/2         1/2         1/2         1/2         1/2                                                                   |
| SBIS<br>BRBS<br>BRBC<br>BREQ<br>BRNE<br>BRCS<br>BRCC<br>BRSH<br>BRLO<br>BRMI<br>BRPL<br>BRGE<br>BRLT         | P, b<br>s, k<br>s, k<br>k<br>k<br>k<br>k<br>k<br>k<br>k<br>k<br>k<br>k<br>k<br>k<br>k | Skip if Bit in I/O Register is Set         Branch if Status Flag Set         Branch if Status Flag Cleared         Branch if Equal         Branch if Not Equal         Branch if Carry Set         Branch if Same or Higher         Branch if Lower         Branch if Plus         Branch if Greater or Equal, Signed         Branch if Less Than Zero, Signed                                       | $\begin{array}{c} \mbox{if } (P(b){=}1) \mbox{PC} \leftarrow PC + 2 \mbox{ or } 3 \\ \mbox{if } (SREG(s){=}1) \mbox{ then } PC{\leftarrow}PC{+}k + 1 \\ \mbox{if } (SREG(s){=}0) \mbox{ then } PC{\leftarrow}PC{+}k + 1 \\ \mbox{if } (Z{=}1) \mbox{ then } PC{\leftarrow}PC{+}k + 1 \\ \mbox{if } (Z{=}0) \mbox{ then } PC{\leftarrow}PC{+}k + 1 \\ \mbox{if } (C{=}0) \mbox{ then } PC{\leftarrow}PC{+}k + 1 \\ \mbox{if } (C{=}0) \mbox{ then } PC{\leftarrow}PC{+}k + 1 \\ \mbox{if } (C{=}0) \mbox{ then } PC{\leftarrow}PC{+}k + 1 \\ \mbox{if } (C{=}1) \mbox{ then } PC{\leftarrow}PC{+}k + 1 \\ \mbox{if } (N{=}1) \mbox{ then } PC{\leftarrow}PC{+}k + 1 \\ \mbox{if } (N{=}0) \mbox{ then } PC{\leftarrow}PC{+}k + 1 \\ \mbox{if } (N{\oplus}V{=}0) \mbox{ then } PC{\leftarrow}PC{+}k + 1 \\ \mbox{if } (N{\oplus}V{=}1) \mbox{ then } PC{\leftarrow}PC{+}k + 1 \\ \mbox{if } (N{\oplus}V{=}1) \mbox{ then } PC{\leftarrow}PC{+}k + 1 \\ \mbox{if } (N{\oplus}V{=}1) \mbox{ then } PC{\leftarrow}PC{+}k + 1 \\ \mbox{if } (N{\oplus}V{=}1) \mbox{ then } PC{\leftarrow}PC{+}k + 1 \\ \mbox{if } (N{\oplus}V{=}1) \mbox{then } PC{\leftarrow}PC{+}k + 1 \\ \mbox{if } (N{\oplus}V{=}1) \mbox{then } PC{\leftarrow}PC{+}k + 1 \\ \mbox{if } (N{\oplus}V{=}1) \mbox{then } PC{\leftarrow}PC{+}k + 1 \\ \mbox{if } (N{\oplus}V{=}1) \mbox{then } PC{\leftarrow}PC{+}k + 1 \\ \mbox{if } (N{\oplus}V{=}1) \mbox{then } PC{\leftarrow}PC{+}k + 1 \\ \mbox{if } (N{\oplus}V{=}1) \mbox{then } PC{\leftarrow}PC{+}k + 1 \\ \mbox{if } N{\oplus}V{=}1) \mbox{then } PC{\leftarrow}PC{+}k + 1 \\ \mbox{if } N{\oplus}V{=}1) \mbox{then } N{\leftarrow}N{+} \\ \mbox{if } N{\oplus}N{=}1 \\ \mbox{if } N{\oplus$ | None                                  | 1/2/3           1/2           1/2           1/2           1/2           1/2           1/2           1/2           1/2           1/2           1/2           1/2           1/2           1/2           1/2           1/2           1/2           1/2           1/2           1/2           1/2           1/2 |
| SBIS<br>BRBS<br>BRBC<br>BREQ<br>BRNE<br>BRCS<br>BRCC<br>BRSH<br>BRLO<br>BRMI<br>BRPL<br>BRGE<br>BRLT<br>BRHS | P, b<br>s, k<br>s, k<br>k<br>k<br>k<br>k<br>k<br>k<br>k<br>k<br>k<br>k<br>k<br>k<br>k | Skip if Bit in I/O Register is Set         Branch if Status Flag Set         Branch if Status Flag Cleared         Branch if Equal         Branch if Not Equal         Branch if Carry Set         Branch if Same or Higher         Branch if Lower         Branch if Plus         Branch if Greater or Equal, Signed         Branch if Less Than Zero, Signed         Branch if Half Carry Flag Set | $\begin{array}{c} \text{if } (P(b){=}1) \; PC \leftarrow PC + 2 \; \text{or} \; 3 \\\\ \text{if } (SREG(s) = 1) \; \text{then} \; PC{\leftarrow}{PC{+}k+1} \\\\ \text{if } (SREG(s) = 0) \; \text{then} \; PC{\leftarrow}{PC{+}k+1} \\\\ \text{if } (Z = 1) \; \text{then} \; PC \leftarrow PC + k+1 \\\\ \text{if } (Z = 0) \; \text{then} \; PC \leftarrow PC + k+1 \\\\ \text{if } (Z = 0) \; \text{then} \; PC \leftarrow PC + k+1 \\\\ \text{if } (C = 1) \; \text{then} \; PC \leftarrow PC + k+1 \\\\ \text{if } (C = 0) \; \text{then} \; PC \leftarrow PC + k+1 \\\\ \text{if } (C = 0) \; \text{then} \; PC \leftarrow PC + k+1 \\\\ \text{if } (C = 1) \; \text{then} \; PC \leftarrow PC + k+1 \\\\ \text{if } (N = 1) \; \text{then} \; PC \leftarrow PC + k+1 \\\\ \text{if } (N = 0) \; \text{then} \; PC \leftarrow PC + k+1 \\\\ \text{if } (N \oplus V = 0) \; \text{then} \; PC \leftarrow PC + k+1 \\\\ \text{if } (N \oplus V = 0) \; \text{then} \; PC \leftarrow PC + k+1 \\\\ \text{if } (N \oplus V = 1) \; \text{then} \; PC \leftarrow PC + k+1 \\\\ \text{if } (H = 1) \; \text{then} \; PC \leftarrow PC + k+1 \\\\ \end{array}$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | None       None | 1/2/3         1/2         1/2         1/2         1/2         1/2         1/2         1/2         1/2         1/2         1/2         1/2         1/2         1/2         1/2         1/2         1/2         1/2         1/2         1/2         1/2         1/2         1/2                               |
| SBIS<br>BRBS<br>BRBC<br>BREQ<br>BRNE<br>BRCS<br>BRCC<br>BRSH<br>BRLO<br>BRMI<br>BRPL<br>BRGE<br>BRLT         | P, b<br>s, k<br>s, k<br>k<br>k<br>k<br>k<br>k<br>k<br>k<br>k<br>k<br>k<br>k<br>k<br>k | Skip if Bit in I/O Register is Set         Branch if Status Flag Set         Branch if Status Flag Cleared         Branch if Equal         Branch if Not Equal         Branch if Carry Set         Branch if Same or Higher         Branch if Lower         Branch if Plus         Branch if Greater or Equal, Signed         Branch if Less Than Zero, Signed                                       | $\begin{array}{c} \mbox{if } (P(b){=}1) \mbox{PC} \leftarrow PC + 2 \mbox{ or } 3 \\ \mbox{if } (SREG(s){=}1) \mbox{ then } PC{\leftarrow}PC{+}k + 1 \\ \mbox{if } (SREG(s){=}0) \mbox{ then } PC{\leftarrow}PC{+}k + 1 \\ \mbox{if } (Z{=}1) \mbox{ then } PC{\leftarrow}PC{+}k + 1 \\ \mbox{if } (Z{=}0) \mbox{ then } PC{\leftarrow}PC{+}k + 1 \\ \mbox{if } (C{=}0) \mbox{ then } PC{\leftarrow}PC{+}k + 1 \\ \mbox{if } (C{=}0) \mbox{ then } PC{\leftarrow}PC{+}k + 1 \\ \mbox{if } (C{=}0) \mbox{ then } PC{\leftarrow}PC{+}k + 1 \\ \mbox{if } (C{=}1) \mbox{ then } PC{\leftarrow}PC{+}k + 1 \\ \mbox{if } (N{=}1) \mbox{ then } PC{\leftarrow}PC{+}k + 1 \\ \mbox{if } (N{=}0) \mbox{ then } PC{\leftarrow}PC{+}k + 1 \\ \mbox{if } (N{\oplus}V{=}0) \mbox{ then } PC{\leftarrow}PC{+}k + 1 \\ \mbox{if } (N{\oplus}V{=}1) \mbox{ then } PC{\leftarrow}PC{+}k + 1 \\ \mbox{if } (N{\oplus}V{=}1) \mbox{ then } PC{\leftarrow}PC{+}k + 1 \\ \mbox{if } (N{\oplus}V{=}1) \mbox{ then } PC{\leftarrow}PC{+}k + 1 \\ \mbox{if } (N{\oplus}V{=}1) \mbox{ then } PC{\leftarrow}PC{+}k + 1 \\ \mbox{if } (N{\oplus}V{=}1) \mbox{then } PC{\leftarrow}PC{+}k + 1 \\ \mbox{if } (N{\oplus}V{=}1) \mbox{then } PC{\leftarrow}PC{+}k + 1 \\ \mbox{if } (N{\oplus}V{=}1) \mbox{then } PC{\leftarrow}PC{+}k + 1 \\ \mbox{if } (N{\oplus}V{=}1) \mbox{then } PC{\leftarrow}PC{+}k + 1 \\ \mbox{if } (N{\oplus}V{=}1) \mbox{then } PC{\leftarrow}PC{+}k + 1 \\ \mbox{if } (N{\oplus}V{=}1) \mbox{then } PC{\leftarrow}PC{+}k + 1 \\ \mbox{if } N{\oplus}V{=}1) \mbox{then } PC{\leftarrow}PC{+}k + 1 \\ \mbox{if } N{\oplus}V{=}1) \mbox{then } N{\leftarrow}N{+} \\ \mbox{if } N{\oplus}N{=}1 \\ \mbox{if } N{\oplus$ | None                                  | 1/2/3           1/2           1/2           1/2           1/2           1/2           1/2           1/2           1/2           1/2           1/2           1/2           1/2           1/2           1/2           1/2           1/2           1/2           1/2           1/2           1/2           1/2 |



| Mnemonics        | Operands          | Description                                     | Operation                                                          | Flags        | #Clocks |
|------------------|-------------------|-------------------------------------------------|--------------------------------------------------------------------|--------------|---------|
| BRTC             | k                 | Branch if T Flag Cleared                        | if $(T = 0)$ then PC $\leftarrow$ PC + k + 1                       | None         | 1 / 2   |
| BRVS             | k                 | Branch if Overflow Flag is Set                  | if (V = 1) then PC $\leftarrow$ PC + k + 1                         | None         | 1 / 2   |
| BRVC             | k                 | Branch if Overflow Flag is Cleared              | if (V = 0) then PC $\leftarrow$ PC + k + 1                         | None         | 1/2     |
| BRIE             | k                 | Branch if Interrupt Enabled                     | if (I = 1) then PC $\leftarrow$ PC + k + 1                         | None         | 1 / 2   |
| BRID             | k                 | Branch if Interrupt Disabled                    | if ( $I = 0$ ) then PC $\leftarrow$ PC + k + 1                     | None         | 1/2     |
| DATA TRANSFER    | INSTRUCTIONS      |                                                 |                                                                    | 1            | -       |
| MOV              | Rd, Rr            | Move Between Registers                          | Rd ← Rr                                                            | None         | 1       |
| MOVW             | Rd, Rr            | Copy Register Word                              | $Rd+1:Rd \leftarrow Rr+1:Rr$                                       | None         | 1       |
| LDI              | Rd, K             | Load Immediate                                  | $Rd \leftarrow K$                                                  | None         | 1       |
| LD               | Rd, X             | Load Indirect                                   | $Rd \leftarrow (X)$                                                | None         | 2       |
| LD               | Rd, X+            | Load Indirect and Post-Inc.                     | $Rd \leftarrow (X), X \leftarrow X + 1$                            | None         | 2       |
| LD               | Rd, - X           | Load Indirect and Pre-Dec.                      | $X \leftarrow X - 1, Rd \leftarrow (X)$                            | None         | 2       |
| LD               | Rd, Y             | Load Indirect                                   | $Rd \leftarrow (Y)$                                                | None         | 2       |
| LD               | Rd, Y+            | Load Indirect and Post-Inc.                     | $Rd \leftarrow (Y),  Y \leftarrow Y + 1$                           | None         | 2       |
| LD               | Rd, - Y           | Load Indirect and Pre-Dec.                      | $Y \leftarrow Y - 1, Rd \leftarrow (Y)$                            | None         | 2       |
| LDD              | Rd,Y+q            | Load Indirect with Displacement                 | $Rd \leftarrow (Y + q)$                                            | None         | 2       |
| LD               | Rd, Z             | Load Indirect                                   | $Rd \leftarrow (Z)$                                                | None         | 2       |
| LD               | Rd, Z+            | Load Indirect and Post-Inc.                     | $Rd \leftarrow (Z), Z \leftarrow Z+1$                              | None         | 2       |
| LD               | Rd, -Z            | Load Indirect and Pre-Dec.                      | $Z \leftarrow Z - 1, Rd \leftarrow (Z)$                            | None         | 2       |
| LDD              | Rd, Z+q           | Load Indirect with Displacement                 | $Rd \leftarrow (Z + q)$                                            | None         | 2       |
| LDS              | Rd, k             | Load Direct from SRAM                           | $Rd \leftarrow (k)$                                                | None         | 2       |
| ST               | X, Rr             | Store Indirect                                  | $(X) \leftarrow Rr$                                                | None         | 2       |
| ST               | X+, Rr            | Store Indirect and Post-Inc.                    | $(X) \leftarrow \operatorname{Rr}, X \leftarrow X + 1$             | None         | 2       |
| ST               | - X, Rr           | Store Indirect and Pre-Dec.                     | $X \leftarrow X - 1, (X) \leftarrow Rr$                            | None         | 2       |
| ST               | Y, Rr             | Store Indirect                                  | $(Y) \leftarrow Rr$                                                | None         | 2       |
| ST<br>ST         | Y+, Rr            | Store Indirect and Post-Inc.                    | $(Y) \leftarrow \operatorname{Rr}, Y \leftarrow Y + 1$             | None         | 2       |
| STD              | - Y, Rr<br>Y+q,Rr | Store Indirect and Pre-Dec.                     | $Y \leftarrow Y - 1, (Y) \leftarrow Rr$                            | None<br>None | 2       |
| ST               | Z, Rr             | Store Indirect with Displacement Store Indirect | $(Y + q) \leftarrow Rr$ $(Z) \leftarrow Rr$                        | None         | 2       |
| ST               | Z+, Rr            | Store Indirect and Post-Inc.                    | $(Z) \leftarrow Rr, Z \leftarrow Z + 1$                            | None         | 2       |
| ST               | -Z, Rr            | Store Indirect and Pre-Dec.                     | $Z \leftarrow Z - 1, (Z) \leftarrow Rr$                            | None         | 2       |
| STD              | Z+q,Rr            | Store Indirect and Tre-Dec.                     | $(Z + q) \leftarrow Rr$                                            | None         | 2       |
| STS              | k, Rr             | Store Direct to SRAM                            | $(k) \leftarrow Rr$                                                | None         | 2       |
| LPM              | к, пі             | Load Program Memory                             | $R0 \leftarrow (Z)$                                                | None         | 3       |
| LPM              | Rd, Z             | Load Program Memory                             | $Rd \leftarrow (Z)$                                                | None         | 3       |
| LPM              | Rd, Z+            | Load Program Memory and Post-Inc                | $Rd \leftarrow (Z), Z \leftarrow Z+1$                              | None         | 3       |
| SPM              | 110, 21           | Store Program Memory                            | $(Z) \leftarrow R1:R0$                                             | None         | -       |
| IN               | Rd, P             | In Port                                         | $Rd \leftarrow P$                                                  | None         | 1       |
| OUT              | P, Rr             | Out Port                                        | P←Rr                                                               | None         | 1       |
| PUSH             | Rr                | Push Register on Stack                          | STACK ← Rr                                                         | None         | 2       |
| POP              | Rd                | Pop Register from Stack                         | Rd ← STACK                                                         | None         | 2       |
| BIT AND BIT-TEST |                   |                                                 |                                                                    |              | -       |
| SBI              | P,b               | Set Bit in I/O Register                         | I/O(P,b) ← 1                                                       | None         | 2       |
| CBI              | P,b               | Clear Bit in I/O Register                       | I/O(P,b) ← 0                                                       | None         | 2       |
| LSL              | Rd                | Logical Shift Left                              | $Rd(n+1) \leftarrow Rd(n), Rd(0) \leftarrow 0$                     | Z,C,N,V      | 1       |
| LSR              | Rd                | Logical Shift Right                             | $Rd(n) \leftarrow Rd(n+1), Rd(7) \leftarrow 0$                     | Z,C,N,V      | 1       |
| ROL              | Rd                | Rotate Left Through Carry                       | Rd(0)←C,Rd(n+1)← Rd(n),C←Rd(7)                                     | Z,C,N,V      | 1       |
| ROR              | Rd                | Rotate Right Through Carry                      | $Rd(7) \leftarrow C, Rd(n) \leftarrow Rd(n+1), C \leftarrow Rd(0)$ | Z,C,N,V      | 1       |
| ASR              | Rd                | Arithmetic Shift Right                          | $Rd(n) \leftarrow Rd(n+1), n=0.6$                                  | Z,C,N,V      | 1       |
| SWAP             | Rd                | Swap Nibbles                                    | Rd(3:0)←Rd(7:4),Rd(7:4)←Rd(3:0)                                    | None         | 1       |
| BSET             | s                 | Flag Set                                        | $SREG(s) \leftarrow 1$                                             | SREG(s)      | 1       |
| BCLR             | s                 | Flag Clear                                      | $SREG(s) \leftarrow 0$                                             | SREG(s)      | 1       |
| BST              | Rr, b             | Bit Store from Register to T                    | $T \leftarrow Rr(b)$                                               | Т            | 1       |
| BLD              | Rd, b             | Bit load from T to Register                     | $Rd(b) \leftarrow T$                                               | None         | 1       |
| SEC              |                   | Set Carry                                       | C ← 1                                                              | С            | 1       |
| CLC              |                   | Clear Carry                                     | C ← 0                                                              | С            | 1       |
| SEN              |                   | Set Negative Flag                               | N ← 1                                                              | Ν            | 1       |
| CLN              |                   | Clear Negative Flag                             | N ← 0                                                              | Ν            | 1       |
| SEZ              |                   | Set Zero Flag                                   | Z ← 1                                                              | Z            | 1       |
| CLZ              |                   | Clear Zero Flag                                 | Z ← 0                                                              | Z            | 1       |
| SEI              |                   | Global Interrupt Enable                         | I ← 1                                                              | I            | 1       |
| CLI              |                   | Global Interrupt Disable                        | I ← 0                                                              | 1            | 1       |
| SES              |                   | Set Signed Test Flag                            | S ← 1                                                              | S            | 1       |
| CLS              | T                 | Clear Signed Test Flag                          | S ← 0                                                              | S            | 1       |
| SEV              | 1                 | Set Twos Complement Overflow.                   | V ← 1                                                              | V            | 1       |
|                  |                   |                                                 |                                                                    |              |         |



| Mnemonics   | Operands     | Description                   | Operation                                | Flags | #Clocks |
|-------------|--------------|-------------------------------|------------------------------------------|-------|---------|
| SET         |              | Set T in SREG                 | T ← 1                                    | Т     | 1       |
| CLT         |              | Clear T in SREG               | T ← 0                                    | Т     | 1       |
| SEH         |              | Set Half Carry Flag in SREG   | H ← 1                                    | Н     | 1       |
| CLH         |              | Clear Half Carry Flag in SREG | H ← 0                                    | Н     | 1       |
| MCU CONTROL | INSTRUCTIONS |                               |                                          |       |         |
| NOP         |              | No Operation                  |                                          | None  | 1       |
| SLEEP       |              | Sleep                         | (see specific descr. for Sleep function) | None  | 1       |
| WDR         |              | Watchdog Reset                | (see specific descr. for WDR/timer)      | None  | 1       |
| BREAK       |              | Break                         | For On-Chip Debug Only                   | None  | N/A     |



## 7. Ordering Information

| Speed (MHz) | Power Supply | Ordering Code                                                                             | Package             | Operation Range               |
|-------------|--------------|-------------------------------------------------------------------------------------------|---------------------|-------------------------------|
| 16          | 2.7 - 5.5V   | ATmega16A-AU <sup>(1)</sup><br>ATmega16A-PU <sup>(1)</sup><br>ATmega16A-MU <sup>(1)</sup> | 44A<br>40P6<br>44M1 | Industrial<br>(-40°C to 85°C) |

Note: 1. Pb-free packaging complies to the European Directive for Restriction of Hazardous Substances (RoHS directive). Also Halide free and fully Green.

|             | Package Type                                                                                          |  |  |  |  |
|-------------|-------------------------------------------------------------------------------------------------------|--|--|--|--|
| 44 <b>A</b> | 44-lead, Thin (1.0 mm) Plastic Gull Wing Quad Flat Package (TQFP)                                     |  |  |  |  |
| 40P6        | 40-pin, 0.600" Wide, Plastic Dual Inline Package (PDIP)                                               |  |  |  |  |
| 44M1        | 44-pad, 7 x 7 x 1.0 mm body, lead pitch 0.50 mm, Quad Flat No-Lead/Micro Lead Frame Package (QFN/MLF) |  |  |  |  |



## 8. Packaging Information

### 44A













## 9. Errata

The revision letter in this section refers to the revision of the ATmega16A device.

### 9.1 ATmega16A rev. N to rev. Q

- First Analog Comparator conversion may be delayed
- · Interrupts may be lost when writing the timer registers in the asynchronous timer
- IDCODE masks data from TDI input
- Reading EEPROM by using ST or STS to set EERE bit triggers unexpected interrupt request

#### 1. First Analog Comparator conversion may be delayed

If the device is powered by a slow rising  $V_{CC}$ , the first Analog Comparator conversion will take longer than expected on some devices.

#### **Problem Fix/Workaround**

When the device has been powered or reset, disable then enable theAnalog Comparator before the first conversion.

### 2. Interrupts may be lost when writing the timer registers in the asynchronous timer

If one of the timer registers which is synchronized to the asynchronous timer2 clock is written in the cycle before a overflow interrupt occurs, the interrupt may be lost.

#### **Problem Fix/Workaround**

Always check that the Timer2 Timer/Counter register, TCNT2, does not have the value 0xFF before writing the Timer2 Control Register, TCCR2, or Output Compare Register, OCR2

### 3. IDCODE masks data from TDI input

The JTAG instruction IDCODE is not working correctly. Data to succeeding devices are replaced by all-ones during Update-DR.

### Problem Fix / Workaround

- If ATmega16A is the only device in the scan chain, the problem is not visible.
- Select the Device ID Register of the ATmega16A by issuing the IDCODE instruction or by entering the Test-Logic-Reset state of the TAP controller to read out the contents of its Device ID Register and possibly data from succeeding devices of the scan chain. Issue the BYPASS instruction to the ATmega16A while reading the Device ID Registers of preceding devices of the boundary scan chain.
- If the Device IDs of all devices in the boundary scan chain must be captured simultaneously, the ATmega16A must be the fist device in the chain.

# 4. Reading EEPROM by using ST or STS to set EERE bit triggers unexpected interrupt request.

Reading EEPROM by using the ST or STS command to set the EERE bit in the EECR register triggers an unexpected EEPROM interrupt request.

### **Problem Fix / Workaround**

Always use OUT or SBI to set EERE in EECR.



## **10. Datasheet Revision History**

Please note that the referring page numbers in this section are referred to this document. The referring revision in this section are referring to the document revision.

### Rev. 8154A - 06/08

1. Initial revision (Based on the ATmega16/L datasheet revision 2466R-AVR-05/08)

Changes done comparted ATmega16/L datasheet revision 2466R-AVR-05/08:

- Updated description in "Stack Pointer" on page 12.
- All Electrical characteristics is moved to "Electrical Characteristics" on page 293.
- Register descriptions are moved to sub sections at the end of each chapter.
- Added "Speed Grades" on page 295.
- New graphs in "Typical Characteristics" on page 305.
- New "Ordering Information" on page 13.





#### Headquarters

*Atmel Corporation* 2325 Orchard Parkway San Jose, CA 95131 USA Tel: 1(408) 441-0311 Fax: 1(408) 487-2600

#### International

Atmel Asia Room 1219 Chinachem Golden Plaza 77 Mody Road Tsimshatsui East Kowloon Hong Kong Tel: (852) 2721-9778 Fax: (852) 2722-1369 Atmel Europe Le Krebs 8, Rue Jean-Pierre Timbaud BP 309 78054 Saint-Quentin-en-Yvelines Cedex France Tel: (33) 1-30-60-70-00 Fax: (33) 1-30-60-71-11

#### Atmel Japan

9F, Tonetsu Shinkawa Bldg. 1-24-8 Shinkawa Chuo-ku, Tokyo 104-0033 Japan Tel: (81) 3-3523-3551 Fax: (81) 3-3523-7581

#### **Product Contact**

Web Site www.atmel.com Technical Support avr@atmel.com Sales Contact www.atmel.com/contacts

Literature Requests www.atmel.com/literature

Disclaimer: The information in this document is provided in connection with Atmel products. No license, express or implied, by estoppel or otherwise, to any intellectual property right is granted by this document or in connection with the sale of Atmel products. EXCEPT AS SET FORTH IN ATMEL'S TERMS AND CONDI-TIONS OF SALE LOCATED ON ATMEL'S WEB SITE, ATMEL ASSUMES NO LIABILITY WHATSOEVER AND DISCLAIMS ANY EXPRESS, IMPLIED OR STATUTORY WARRANTY RELATING TO ITS PRODUCTS INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTY OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT. IN NO EVENT SHALL ATMEL BE LIABLE FOR ANY DIRECT, INDIRECT, CONSEQUENTIAL, PUNITIVE, SPECIAL OR INCIDEN-TAL DAMAGES (INCLUDING, WITHOUT LIMITATION, DAMAGES FOR LOSS OF PROFITS, BUSINESS INTERRUPTION, OR LOSS OF INFORMATION) ARISING OUT OF THE USE OR INABILITY TO USE THIS DOCUMENT, EVEN IF ATMEL HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES. Atmel makes no representations or warranties with respect to the accuracy or completeness of the contents of this document and reserves the right to make changes to specifications and product descriptions at any time without notice. Atmel does not make any commitment to update the information contained herein. Unless specifically provided otherwise, Atmel products are not suitable for, and shall not be used in, automotive applications. Atmel's products are not intended, authorized, or warranted for use as components in applications intended to support or sustain life.

© 2008 Atmel Corporation. All rights reserved. Atmel<sup>®</sup>, logo and combinations thereof, AVR<sup>®</sup> and others are registered trademarks or trademarks of Atmel Corporation or its subsidiaries. Other terms and product names may be trademarks of others.